Publication Detail

Use of Real Time Digital Simulation and Hardware in the Loop to De-Risk Novel Control Algorithms

S. Loddick, U. Mupambireyi, S. Blair, A. Roscoe, K. Daffey, J. Watson
2011
6 pp.
$5.50 DOM / $7.50 INT
ORDER HARDCOPY / DOWNLOAD

Low power demonstrators are commonly used to validate novel control algorithms. However, the response of the demonstrator to network transients and faults is often unexplored. The importance of this work has, in the past, justified facilities such as the T45 Shore Integration Test Facility (SITF) at the Electric Ship Technology Demonstrator (ESTD). This paper presents the use of real time digital simulation and hardware in the loop to de-risk a innovative control algorithm with respect to network transients and faults. A novel feature of the study is the real time digital simulation and hardware

type: Workshops, proceedings, symposia